

| 8-way set | Access order |
|-----------|--------------|
| Α         | 7            |
| В         | 3            |
| С         | 2            |
| D         | 6            |
| E         | 5            |
| F         | I            |
| G         | 4            |
| Н         | 0            |

### LRU (eviction policy) quiz

- LRU cache scheme is actually a page replacement algorithm
- ∘ Access sequence:A -> B -> A -> D -> K

Quiz from Georgia Tech HPCA

| 8-way<br>set | Access order | Current order |
|--------------|--------------|---------------|
| A            | 7            |               |
| В            | 3            |               |
| С            | 2            |               |
| D            | 6            |               |
| E            | 5            |               |
| F            | I            |               |
| G            | 4            |               |
| Н            | 0            |               |

# After A: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 7              | 7             |
| В            | 3              | 3             |
| С            | 2              | 2             |
| D            | 6              | 6             |
| E            | 5              | 5             |
| F            | I              | ļ             |
| G            | 4              | 4             |
| Н            | 0              | 0             |

# After A: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 7              |               |
| В            | 3              |               |
| С            | 2              |               |
| D            | 6              |               |
| Е            | 5              |               |
| F            | I              |               |
| G            | 4              |               |
| Н            | 0              |               |

# After B: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 7              | 6             |
| В            | 3              | 7             |
| С            | 2              | 2             |
| D            | 6              | 5             |
| E            | 5              | 4             |
| F            |                | I             |
| G            | 4              | 3             |
| Н            | 0              | 0             |

# After B: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 6              |               |
| В            | 7              |               |
| С            | 2              |               |
| D            | 5              |               |
| Е            | 4              |               |
| F            | I              |               |
| G            | 3              |               |
| Н            | 0              |               |

# After A: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 6              | 7             |
| В            | 7              | 6             |
| С            | 2              | 2             |
| D            | 5              | 5             |
| Е            | 4              | 4             |
| F            | I              | I             |
| G            | 3              | 3             |
| Н            | 0              | 0             |

# After A: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 7              |               |
| В            | 6              |               |
| С            | 2              |               |
| D            | 5              |               |
| Е            | 4              |               |
| F            | l              |               |
| G            | 3              |               |
| Н            | 0              |               |

# After D: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 7              | 6             |
| В            | 6              | 5             |
| С            | 2              | 2             |
| D            | 5              | 7             |
| E            | 4              | 4             |
| F            | I              | I             |
| G            | 3              | 3             |
| Н            | 0              | 0             |

# After D: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 6              |               |
| В            | 5              |               |
| С            | 2              |               |
| D            | 7              |               |
| Е            | 4              |               |
| F            | I              |               |
| G            | 3              |               |
| Н            | 0              |               |

# After K: hit or miss?

| 8-way<br>set | Previous order | Current order |
|--------------|----------------|---------------|
| Α            | 6              | 5             |
| В            | 5              | 4             |
| С            | 2              | I             |
| D            | 7              | 6             |
| Е            | 4              | 3             |
| F            | 1              | 0             |
| G            | 3              | 2             |
| <b>■</b> K   | 0              | 7             |

# After K: hit or miss?

∘ Access sequence: A -> B -> A -> D -> K

Next to be evicted

#### Overview

- Write a set associative cache simulator (starter code: csim.c)
- The trace file is generated by valgrind
- Your program should take the same command line arguments and produce identical output to the reference simulator (csim-ref)
- BONUS: write a C program that when linked with one of these cache object files, will determine and then output the cache size, associativity, and block size (starter code: cache-test-skel.c)

# Usage (for your program & csim-ref)

- -h: Optional help flag that prints usage info
- -v: Optional verbose flag that displays trace info
- $\circ$  <u>-s <s>:</u> Number of set index bits (S =  $2^s$  is the number of sets)
- <u>-E <E>:</u> Associativity (number of lines per set)
- <u>-b <b>:</u> Number of block bits (B =  $2^b$  is the block size)
- <u>-t <tracefile>:</u> Name of the valgrind trace to replay

#### cache organization

- A cache is an array of sets
- The set index bits (as an unsigned int) tell us which set the word must be stored in
- The t tag bits in the address tell us which line (if any) in the set contains the word
  - A line in the set contains the word if and only if the valid bit is set and the tag bits in the line match the tag bits in the address A
- the b block offset bits give us the offset of the word in the B-byte data block





- Each load/store can cause at most one cache miss (for all block sizes). The data modify operation (M) is treated as a load followed by a store to the same address.
  - an M operation can result in two cache hits, or a miss and a hit plus a possible eviction (even when only I byte is modified).

```
/* Globals set by command line args */
int verbosity = 0; /* print trace if set */
int s = 0; /* set index bits */
int b = 0; /* block offset bits */
int E = 0; /* associativity */
char* trace_file = NULL;

/* Derived from command line args */
int S; /* number of sets */
int B; /* block size (bytes) */
```

- Your simulator must work correctly for arbitrary s, E, and b.
  - you will need to dynamically allocate storage for your simulator's data structures using the malloc (and free!) function.

- Instruction loads (I) are ignored, since we are interested in evaluating data cache performance.
  - You should parse the traces (what's the format?), ignoring the lines starting with "I" without preceding space
  - E.g.
  - I 0400d7d4,8
  - M 0421c7f0,4
  - L 04f6b868,8
  - S 7ff0005c8,8

- For this lab, you should assume that memory accesses are aligned properly, such that a single memory access never crosses block boundaries (when 2^b < size)
  - you can ignore the request sizes in the valgrind traces

Make sure to use printSummary()

#### Valgrind

- Covered in the early recitations
- ∘ valgrind --log-fd=1 --tool=lackey -v --trace-mem=yes Is -I
  - ∘ --log-fd=1: tells valgrind to write to stdout
  - --tool=lackey: to use the Lackey tool (https://www.valgrind.org/docs/manual/lk-manual.html)
  - ∘ <u>-v:</u> verbose, display lots of info
  - --trace-mem=yes: one of the Lackey spec (see manual), to print the size & address of every memory access
  - ∘ <u>ls –l:</u> run valgrind on ls (list all) instruction with flag | (list the directory contents with detailed info)
- You don't need to try this line, since it's a very long output. For the homework you are provided with
   4 trace files

# What to do & how to do it

- Command line arguments & cache set up
- Read L/S/M from trace files
- Split the memory address (|tag|set index|block offset|)
- Use the "set" portion to select the correct set (data structure)
  - Linked lists, arrays (how do you keep track of LRU?), ...
- Use the "tag" portion to search for a line (data structure)
  - ∘ Set -> line -> tag
  - Linked lists, arrays (how do you keep track of LRU?), ...
- Or combination of: queue/linked list, hashmap,
   2d array (how do you keep track of LRU?), ...

#### Notes

- Refer to previous labs if you have trouble freeing data structure (e.g. queue lab)
- You will need to consider how the cache looks like for all L/M/S operations with LRU (refer to last recitation cache tracing)
- Atoi(): convert string to int
- ∘ sscanf: to format string %c %llx, %u

#### Extra credit

- You will complete the starter code cache-test-skel.c such that when linked with one of these cache object files, will determine and then output the cache size, associativity, and block size.
- You will use the functions on the next page to perform cache accesses and use your observations of which ones hit and miss to determine the parameters of the caches.
- You can assume that the mystery caches have sizes that are powers of 2 and use a least recently used replacement policy.
- You cannot assume anything else about the cache parameters except what you can infer from the cache size.

#### FUNCTIONS YOU CAN USE

```
/** Initializes the cache. This function must be called so that the
    cache can initialize its data structures, though the mystery
    caches will ignore the provided arguments (as their parameters are
    hard-coded). */
void cache_init(int size, int block_size);

/** Lookup an address in the cache. Returns TRUE if the access hits,
    FALSE if it misses. */
bool_t access_cache(addr_t address);

/** Clears all words in the cache (and the victim buffer, if
    present). Useful for helping you reason about the cache
    transitions, by starting from a known state. */
void flush_cache(void);
```

```
echo
echo "Provided Cache TESTS: "
echo
make cache-test TEST_CACHE=caches/cache_1c_1e_1k.o
./cache-test
echo
rm cache-test
make cache-test TEST_CACHE=caches/cache_65536c_2e_16k.o
./cache-test
echo
rm cache-test
make cache-test TEST_CACHE=caches/cache_1048576c_256e_256k.o
./cache-test
echo
rm cache-test
make cache-test TEST_CACHE=caches/cache_16384c_4e_4k.o
./cache-test
echo
rm cache-test
make cache-test TEST_CACHE=caches/cache_32768c_8e_8k.o
./cache-test
echo
echo "Finished."
echo
```

#### Evaluation

 "The test will make and run cache-test with all the cache object files"

### START EARLY!